### Operating Systems and Concurrency

Introduction 2 COMP2007

Dan Marsden
(Geert De Maere)
{Geert.DeMaere,Dan.Marsden}@Nottingham.ac.uk

University Of Nottingham United Kingdom

2023

©University of Nottingham 1/42

# Recap Last Lecture

- The code we write heavily uses operating system functionality
- The operating systems provides abstractions (e.g., it hides hardware details) and manages resources
- Resources must be carefully managed in a multi-programming environment

©University of Nottingham 2/42

### Goals for Today

Overview

- Hardware from an operating system's point of view
- Address spaces

©University of Nottingham 3/42

#### **Quick Lecturer Introduction**

Name: Dan Marsden

Email: dan.marsden@nottingham.ac.uk

Interests: Theoretician interested in category theory, logic and the

foundations of computer science, working in the functional

programming lab

©University of Nottingham 4/42

#### **Quick Lecturer Introduction**

Name: Dan Marsden

Email: dan.marsden@nottingham.ac.uk

Interests: Theoretician interested in category theory, logic and the

foundations of computer science, working in the functional

programming lab

Previous life: Approximately 12 years working as a professional developer in

industry. Co-author of two libraries in the Boost C++ library

project www.boost.org

©University of Nottingham 5/42

Computer hardware in a nutshell



Figure: Simplified computer model (Tanenbaum, 2014)

©University of Nottingham 6/42

CPU Design: Instruction evaluation

- Naively, CPU's execute a sequence of instructions one at a time
- A CPU's basic cycle consist of fetch, decode, and execute running in a pipeline
- A superscalar CPU provides instruction level parallelism, evaluating multiple instructions in parallel



Figure: Processor Architectures (Tanenbaum, 2014) 1

<sup>&</sup>lt;sup>1</sup>Computerphile info: https://www.youtube.com/watch?v=\_qvOlL8nhN4 ©University of Notitingham

CPU Design: Advanced instruction evaluation

#### The search for further speed

- Out-of-order execution instructions may not be evaluated in the order they appear in your code
- Speculative evaluation speculative evaluation of instructions

•

©University of Nottingham 8/42

CPU Design: Advanced instruction evaluation

#### The search for further speed

- Out-of-order execution instructions may not be evaluated in the order they appear in your code
- Speculative evaluation speculative evaluation of instructions
- ...

#### Take home message

You have to be very careful about the assumptions you make about CPU behaviour!<sup>a</sup>

<sup>a</sup>Compiler optimizations and memory architecture further complicate the picture

©University of Nottingham 9/42

CPU Design: Registers

- Registers are small fast element of memory close to the CPU
- Registers have multiple purposes:
  - program counter (PC) which instruction should be run next
  - program status word (PSW) flags configuring the state of the CPU
  - general purpose registers storing operands for CPU instructions
- The compiler/programmer decides what to keep in the registers
- Registers are part of the state of a running program

©University of Nottingham 10/42

CPU Design: Moore's "law"

#### Moore's law

"The number of transistors on an integrated circuit (chip) doubles roughly every two years"

- Closely linked, but not necessarily related to performance (performance roughly doubles until 2003)
- Moore's still continuing, but the "power wall" slows performance improvements of single core/single processor systems
  - A few cores for multiple "programs" is easy to justify
  - How to use massively parallel computers/CPUs/many core machines?

©University of Nottingham 11/42

CPU Design: Multiple cores and threads

- Modern CPUs contain multiple cores and are often support multiple hardware threads within a core
- Evolution in hardware has implications on operating system design
  - Older operations systems such as Windows XP did not support multi processor architectures
  - Modern operating systems, along with other infrastructure such as compilers, need to make good use of hardware concurrency to fully exploit hardware advances



©University of Nottingham

CPU Design: Memory Management Unit

```
#include <stdio.h>
#include <unistd.h>

int iVar = 0;

int main() {
   while(iVar++ < 10) {
      printf("Addr:%p; Val:%d\n", &iVar, iVar);
      sleep(1);
   }
}</pre>
```

©University of Nottingham 13/42

CPU Design: Memory Management Unit

```
#include <stdio.h>
#include <unistd.h>

int iVar = 0;

int main() {
   while(iVar++ < 10) {
      printf("Addr:%p; Val:%d\n", &iVar, iVar);
      sleep(1);
   }
}</pre>
```

©University of Nottingham 14/42

CPU Design: Memory Management Unit

```
#include <stdio.h>
#include <unistd.h>

int iVar = 0;

int main() {
    while(iVar++ < 10) {
        printf("Addr:%p; Val:%d\n", &iVar, iVar);
        sleep(1);
    }
}</pre>
```

©University of Nottingham 15/42

CPU Design: Memory Management Unit

```
#include <stdio.h>
#include <unistd.h>

int iVar = 0;

int main() {
   while(iVar++ < 10) {
      printf("Addr:%p; Val:%d\n", &iVar, iVar);
      sleep(1);
   }
}</pre>
```

©University of Nottingham 16/42

CPU Design: Memory Management Unit

```
#include <stdio.h>
#include <unistd.h>

int iVar = 0;

int main() {
   while(iVar++ < 10) {
      printf("Addr:%p; Val:%d\n", &iVar, iVar);
      sleep(1);
   }
}</pre>
```

©University of Nottingham 17/42

CPU Design: Memory Management Unit

```
#include <stdio.h>
#include <unistd.h>

int iVar = 0;

int main() {
   while(iVar++ < 10) {
      printf("Addr:%p; Val:%d\n", &iVar, iVar);
      sleep(1);
   }
}</pre>
```

©University of Nottingham 18/42

CPU Design: Memory Management Unit

```
#include <stdio.h>
#include <unistd.h>

int iVar = 0;

int main() {
   while(iVar++ < 10) {
      printf("Addr:%p; Val:%d\n", &iVar, iVar);
      sleep(1);
   }
}</pre>
```

 If we run this multiple times, will the same or different addresses be displayed for &iVar?

©University of Nottingham 19/42

CPU Design: Memory Management Unit

```
#include <stdio.h>
#include <unistd.h>

int iVar = 0;

int main() {
   while(iVar++ < 10) {
      printf("Addr:%p; Val:%d\n", &iVar, iVar);
      sleep(1);
   }
}</pre>
```

- If we run this multiple times, will the same or different addresses be displayed for &iVar?
- If we run two copies simultaneously, will the same or different addresses be displayed for &ivar?

©University of Nottingham 20/42

CPU Design: Memory Management Unit

#### Instance one output

#### Instance two output

Addr:0x10eac2000; Val:1 ...

©University of Nottingham 21/42

CPU Design: Memory Management Unit

#### Instance one output

#### Instance two output

```
Addr:0x10eac2000; Val:1 ... Addr:0x10eac2000; Val:2 ...
```

©University of Nottingham 22/42

CPU Design: Memory Management Unit

#### Instance one output

#### Instance two output

```
Addr:0x10eac2000; Val:1 ... Addr:0x10eac2000; Val:2 ...
```

Addr:0x10eac2000; Val:3 Addr:0x10eac2000; Val:1

©University of Nottingham 23/42

CPU Design: Memory Management Unit

#### Instance one output

#### Instance two output

```
Addr:0x10eac2000; Val:1 ... Addr:0x10eac2000; Val:2 ...
```

Addr:0x10eac2000; Val:3 Addr:0x10eac2000; Val:1

Addr: 0x10eac2000; Val: 4 Addr: 0x10eac2000; Val: 2

©University of Nottingham 24/42

CPU Design: Memory Management Unit

#### Instance one output

#### Instance two output

```
Addr:0x10eac2000; Val:1 ...
Addr:0x10eac2000; Val:2 ...
Addr:0x10eac2000; Val:3 Addr:0x10eac2000; Val:1
Addr:0x10eac2000; Val:4 Addr:0x10eac2000; Val:2 ...
```

©University of Nottingham 25/42

CPU Design: Memory Management Unit

#### Instance one output

#### Instance two output

```
Addr:0x10eac2000; Val:1 ...
Addr:0x10eac2000; Val:2 ...
Addr:0x10eac2000; Val:3 Addr:0x10eac2000; Val:1
Addr:0x10eac2000; Val:4 Addr:0x10eac2000; Val:2 ...
```

- Both processes display 0x10eac2000, the same address.
- The value of ivar is different in each run of the program.

©University of Nottingham 26/42

CPU Design: Memory Management Unit

#### Instance one output

#### Instance two output

```
Addr:0x10eac2000; Val:1 ...
Addr:0x10eac2000; Val:2 ...
Addr:0x10eac2000; Val:3 Addr:0x10eac2000; Val:1
Addr:0x10eac2000; Val:4 Addr:0x10eac2000; Val:2 ...
```

- Both processes display 0x10eac2000, the same address.
- The value of ivar is different in each run of the program.

Different behaviour on Mac due to **Address Space Layout Randomization** (ASLR).

©University of Nottingham 27/42

CPU Design: Memory Management Unit



©University of Nottingham 28/42

CPU Design: Memory Management Unit



©University of Nottingham 29/42

CPU Design: Memory Management Unit



©University of Nottingham 30/42

CPU Design: Memory Management Unit



©University of Nottingham 31/42

Memory Management Unit

- One cannot know where in memory an executable will run
  - Might be influenced by what other code is running on the machine
  - Multiple instances of the same program require distinct portions of memory
- When coding: variables have memory associated with them they need to have an address
  - But the exact **physical addresses** cannot be known at compile time
  - The compiler just assumes that the program will start at address 0
  - If the program does not run at physical address 0 but at, e.g. 1000, just add the offset (1000) to every "compiled address"

©University of Nottingham 32/42

CPU Design: Memory Management Unit



©University of Nottingham 33/42

CPU Design: Memory Management Unit



©University of Nottingham 34/42

#### Memory Management Unit

- There are two different address spaces:
  - the logical address space seen by the program and used by the compiler
  - the physical address space seen by the hardware/OS
- When compiling code, memory addresses must be assigned to variables and instructions, the compiler does not know what memory addresses will be available in physical memory
- It will just assume that the code will start running at address 0 when generating the machine code



©University of Nottingham 35/42

#### Memory Management Unit

- There are two different address spaces:
  - the logical address space seen by the program and used by the compiler
  - the physical address space seen by the hardware/OS
- When compiling code, memory addresses must be assigned to variables and instructions, the compiler does not know what memory addresses will be available in physical memory
- It will just assume that the code will start running at address 0 when generating the machine code



©University of Nottingham 36/42

#### Memory Management Unit

- There are two different address spaces:
  - the logical address space seen by the program and used by the compiler
  - the physical address space seen by the hardware/OS
- When compiling code, memory addresses must be assigned to variables and instructions, the compiler does not know what memory addresses will be available in physical memory
- It will just assume that the code will start running at address 0 when generating the machine code



©University of Nottingham 37/42

Memory Management Unit

- On some rare occasions, the program may run at physical address 0
  - physical address = logical address + 0
- On other occasions, it will be running at a completely different location in physical memory and an offset is added
  - physical address = logical address + offset
- The memory management unit (MMU) is responsible for address translation ("adding the offset")
  - Different program instances require different address translation
  - The state of the MMU is part of the state of a running program.

©University of Nottingham 38/42

CPU Design: Memory Management Unit

- In the case of our example:
  - The address printed on the screen is the logical address
  - The logical address is translated into two different physical addresses using different offsets
  - The code

```
printf("Addr:%p; Val:%d\n", &iVar, iVar);
```

was printing the logical address of ivar.



©University of Nottingham 39/42

Memory Management Unit

- Our discussion has omitted many details, address translation may be more complex than applying a single offset uniformly. More detail in memory management lectures later.
- The key point is that the data required by the MMU to translate addresses is part of the state of a running program

©University of Nottingham 40/42

# Recap

Take-Home Message

- Operating Systems design is heavily coupled to hardware design and capabilities
- Registers contents and data needed by the MMU for address translation are part of the state of a running program
- The MMU abstracts the specifics of the actual memory hardware

©University of Nottingham 41/42

# Test your understanding

- Can a user program choose to write to a specific location in physical memory?
- ② Can a user program find out where a variable lives in physical memory?
- Are the answers to these questions a good thing or a bad thing?

©University of Nottingham 42/42